# RB8762-25 # **Bluetooth Module** #### DISCLAIMER AND COPYRIGHT NOTICE Information in this document, including URL references, is subject to change without notice. This document is provided "As if" with no whatsoever, including any warranty of merchantability, noninfringement, fitness for any purpose, or any warranty otherwise arising out of any proposal, specification or samples. All liability, including liability for infringement of any proprietary rights, relating to use of information in this document is disclaimed. No licenses express or implied, by estoppel or otherwise, to any intellectual property rights are granted herein. The Bluetooth logo and symbol belong to the Bluetooth SIG Inc. The Wi-Fi Alliance Member Logo is a trademark of the Wi-Fi Alliance. All trade names, trademarks and registered trademarks mentioned in this document are property of their respective owners, and are hereby acknowledged. Copyright ITON Technology Corp. All rights reserved. # **Table of Contents** | 1. Device Overview | 3 | |--------------------------------------------|----| | 1.1 Features | 3 | | 1.2 Applications | 3 | | 1.3 Descriptions | 3 | | 1.4 Functional Block Diagram | 4 | | 2. Pin Configuration and Functions. | 4 | | 2.1 Module Pin Diagram | 4 | | 2.2 Pin Functions | 5 | | 3. Specifications | 7 | | 3.1 Absolute Maximum Rating | 7 | | 3.2 Power Consumption | 7 | | 3.3 RF Characteristics | 8 | | 4. Application, Implementation, and Layout | 9 | | 4.1 Application Diagram | 9 | | 4.2 Typical Application Circuit | 10 | | 4.3 Layout Guideline | 11 | | 5. Mechanical and Package | 11 | | 5.1 Mechanical Dimension | 11 | | 5.2 Recommended PCB Footprint | 12 | | 5.3 Package Information | 12 | | 6. Thermal Reflow | 13 | | 7. Ordering Information | 13 | | 8. Revision History | 13 | #### 1. Device Overview #### 1.1 Features - Ultra-low consumption with intelligent PMU - Supports Bluetooth 5 core specification - Supports 2Mbps LE - LE advertising extensions - LE long range - Additional Adv channel - High duty cycle non-connectable Adv - Supports multiple level low energy states - Supports LE L2CAP connection oriented channel support - Supports GAP, ATT/GATT, SMP, L2CAP - Supports LE low duty directed advertising - Supports LE data length extension feature - Supports OTA programming mechanism for firmware upgrade #### 1.2 Applications - Mesh LED - Mice and wireless keyboards - Game controllers & joysticks - Voice remote controls - Home automation - Sensor network devices - Amazon gadgets - Intelligent Lighting #### 1.3 Descriptions The RB8762-25 Bluetooth module is designed base on the Realtek RTL8762CMF that is an ultra-low power system on-chip solution for Bluetooth 5.0 low energy applications. It combines the excellent performance of a leading RF transceiver with a low-power ARM Cortex-M4F and rich powerful supporting features and peripherals. The embedded ARM Cortex-M4F 32-bit CPU features a 16-bit instruction set with 32-bit extensions (Thumb-2® technology) that delivers high-density code with a small memory footprint. By using a single-cycle 32-bit multiplier, a 3-stage pipeline, and a Nested Vector Interrupt Controller (NVIC), the ARMCortex-M4F makes program execution simple and highly efficient. The RB8762-25 module consists of three major parts: PCB antenna, 40MHz crystal and RTL8762CMF BLE chip. All of the module materials can withstand an ultimate ambient temperature of 105°C which makes the module very suitable for lamps or other occasions with high temperature requirements. ITON Technology Corp. Page 3 of 13 #### 1.4 Functional Block Diagram Note: Switching regulator is only in RTL8762CMF Figure 1. Block Diagram of RTL8762CMF # 2. Pin Configuration and Functions #### 2.1 Module Pin Diagram Figure 2. Pin Diagram of RB8762-25 ITON Technology Corp. Page 4 of 13 ## 2.2 Pin Functions | Pin | Name | Hardware Default Pull<br>Setting(100K)<br>Reset State | Description | |-----|---------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GND | Ground | Ground | | 2 | RF | RF | Reserved function pin (default no function) | | 3 | GND | Ground | Ground | | 4 | P2_3 | Pull Down | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down AUXADC input 3 | | 5 | P2_2 | Pull Down | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down AUXADC input 2 | | 6 | P3_0 | Pull Up | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down HCI_UART_TX(default) | | 7 | P3_1 | Pull Up | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down HCI_UART_RX(default) | | 8 | GND | Ground | Ground | | 9 | VDD_BAT | Power | Supply 1.8V~3.3V | | 10 | P3_2 | Pull Up | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down | | 11 | P3_3 | Pull Up | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down | | 12 | P0_0 | Pull Down | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down | | 13 | P0_1 | Pull Down | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down | | 14 | P0_2 | Pull Down | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down | | 15 | P1_1 | Pull Up | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down SWDCLK(default) | ITON Technology Corp. Page 5 of 13 | 16 | P1_0 | Pull Up | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down SWDIO(default) | |----|-------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17 | GND | Ground | Ground | | 18 | P0_3 | Pull Up | LOG_UART_TX Power on trap: Pull-up for normal operation Pull-down to bypass executing program code in flash | | 19 | VDDIO | Power | Supply 1.8V~3.3V power for digital IO PADs VDDIO should be less than or equal to VDD_BAT | | 20 | P4_0 | Pull Down | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down | | 21 | P4_1 | Pull Down | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down | | 22 | P4_2 | Pull Down | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down | | 23 | P4_3 | Pull Up | General purpose IO; refer to the Pin Multiplexer Table 8mA driving capability With wakeup function With inter strong/weak pull-up and pull-down | | 24 | RESET | | Hardware reset pin, low active | | 25 | GND | Ground | Ground | Note: Pin Multiplexer All GPIO pins are configurable via the built-in pin multiplexer (PINMUX). The table shows all GPIO pin configurations. All pins have an internal pull-up and pull-down resistor for controlling GPIO\_PU and GPIO\_PD. ITON Technology Corp. Page 6 of 13 #### **Pin Multiplexer Table** | 0 | IDEL | 25 | qdec_phase_a_z | 50 | SPI0_CLK (master only) | 75 | KEY_COL_17 | 100 | Reserved | 125 | Reserved | |----|----------------|----|---------------------------|----|--------------------------|----|------------|-----|------------|-------|----------| | 1 | HCI_UART_TX | 26 | qdec_phase_b_z | 51 | SPI0_MO (master only) | 76 | KEY_COL_18 | 101 | Reserved | 126 | Reserved | | 2 | HCI_UART_RX | 27 | UART2_TX | 52 | SPI0_MI (master only) | 77 | KEY_COL_19 | 102 | PDM (clk) | 127 | MCLK | | 3 | HCI_UART_CTS | 28 | UART2_RX | 53 | SPI2W_DATA (master only) | 78 | KEY_ROW_0 | 103 | PDM (data) | | | | 4 | HCI_UART_RTS | 29 | UART1_TX | 54 | SPI2W_CLK (master only) | 79 | KEY_ROW_1 | 104 | UART2_CTS | | | | 5 | I2C0_CLK | 30 | UART1_RX | 55 | SPI2W_CS (master only) | 80 | KEY_ROW_2 | 105 | UART2_RTS | | | | 6 | I2C0_DAT | 31 | UART1_CTS | 56 | SWD_CLK | 81 | KEY_ROW_3 | 106 | Reserved | | | | 7 | I2C1_CLK | 32 | UART1_RTS | 57 | SWD_DIO | 82 | KEY_ROW_4 | 107 | Reserved | | | | 8 | I2C1_DAT | 33 | IRDA_TX | 58 | KEY_COL_0 | 83 | KEY_ROW_5 | 108 | Reserved | 1 | | | 9 | PWM2_P | 34 | IRDA_RX | 59 | KEY_COL_1 | 84 | KEY_ROW_6 | 109 | Reserved | | | | 10 | PWM2_N | 35 | UARTO_TX | 60 | KEY_COL_2 | 85 | KEY_ROW_7 | 110 | Reserved | | | | 11 | PWM3_P | 36 | UARTO_RX | 61 | KEY_COL_3 | 86 | KEY_ROW_8 | 111 | Reserved | | | | 12 | PWM3_N | 37 | UARTO_CTS | 62 | KEY_COL_4 | 87 | KEY_ROW_9 | 112 | Reserved | | | | 13 | PWM0 | 38 | UARTO_RTS | 63 | KEY_COL_5 | 88 | KEY_ROW_10 | 113 | Reserved | | | | 14 | PWM1 | 39 | SPH_SS_N_0 (master only) | 64 | KEY_COL_6 | 89 | KEY_ROW_11 | 114 | Reserved | N. A. | | | 15 | PWM2 | 40 | SPH_SS_N_1 (master only) | 65 | KEY_COL_7 | 90 | DWGPIO | 115 | Reserved | | | | 16 | PWM3 | 41 | SPH_SS_N_2 (master only) | 66 | KEY_COL_8 | 91 | 12S_LRCLK | 116 | Reserved | | | | 17 | PWM4 | 42 | SPI1_CLK (master only) | 67 | KEY_COL_9 | 92 | I2S_BCLK | 117 | EN_EXPA | | | | 18 | PWM5 | 43 | SPI1_MO (master only) | 68 | KEY_COL_10 | 93 | 12S_ADCDAT | 118 | EN_EXLNA | | | | 19 | PWM6 | 44 | SPI1_MI (master only) | 69 | KEY_COL_11 | 94 | 12S_DACDAT | 119 | ANT_SW0 | | | | 20 | PWM7 | 45 | SPI0_SS_N_0 (slave) | 70 | KEY_COL_12 | 95 | Reserved | 120 | ANT_SW1 | | | | 21 | qdec_phase_a_x | 46 | SPI0_CLK (slave) | 71 | KEY_COL_13 | 96 | DMIC1_CLK | 121 | ANT_SW2 | | | | 22 | qdec_phase_b_x | 47 | SPI0_SO (slave) | 72 | KEY_COL_14 | 97 | DMIC1_DAT | 122 | ANT_SW3 | | | | 23 | qdec_phase_a_y | 48 | SPI0_SI (slave) | 73 | KEY_COL_15 | 98 | Reserved | 123 | Reserved | | | | 24 | qdec_phase_b_y | 49 | SPI0_SS_N_0 (master only) | 74 | KEY_COL_16 | 99 | Reserved | 124 | Reserved | | | # 3. Specifications #### 3.1 Absolute Maximum Rating 1) Power supply voltage: VDDIO: 1.8V~3.3V VDD\_BAT:1.8V~3.3V Note: VDDIO should be less than or equal to VDD\_BAT. 2) Operating temperature range: -40°C~+105°C 3) Storage temperature range: -50 °C ~+125 °C #### 3.2 Power Consumption Condition: VDD\_BAT=3V, VDDIO=3V, Ambient Temperature: 25℃ 1) Low Power Mode | Power | Always on | 32k | Retention | CPU | Wakeup | Current Consumption | |------------|-----------|------------|-----------------|-----|-----------------|--------------------------| | Mode | Registers | RCOSC/XTAL | SRAM | CPU | Method | (Typical) | | Power down | ON | OFF | OFF | OFF | Wakeup by GPIO | 450nA | | Deep LPS | ON | ON | Potention | OFF | Wakoup by timor | 2.5uA (with 160K SRAM in | | Deep LP3 | ON | | Retention OFF | | Wakeup by timer | retention state) | ITON Technology Corp. Page 7 of 13 #### 2) Active Mode Condition: VDD\_BAT=3V,VDDIO=3V,Ambient Temperature:25 $^{\circ}$ C | Power Mode | Current Consumption (Typical) | |---------------------------------|-------------------------------| | Active RX mode | 7.3mA | | Active TX mode(TX power:0dBm) | 7.9mA | | Active TX mode(TX power:4dBm) | 9.6mA | | Active TX mode(TX power:7.5dBm) | 11.3mA | ## 3.3 RF Characteristics #### 1) Receiver RF Specifications | Parameter | Condition | Min. | Тур. | Max. | |---------------------------|----------------------------------------|------|------|------| | Frequency Range (MHz) | | 2402 | | 2480 | | Sensitivity (dBm) | PER≤30.8% | -94 | | | | Maximum Input Level (dBm) | PER≤30.8% | | -1 | | | | C/Ico-channel(dB) | 21 | | | | | C/I+1MHz(dB) | 15 | | | | | C/I-1MHz(dB) | 15 | | | | | C/I+2MHz(dB) | -17 | | | | C/I | C/I-2MHz(dB) | -15 | | | | | C/I+3MHz(dB) | -27 | | | | | C/IImage(dB) | -9 | | | | | C/IImage+1MHz(dB) | -15 | | | | | C/IImage-1MHz(dB) | -15 | | | | | 30~2000MHz, | -30 | | | | | Wanted signal level=-67dBm | -30 | | | | | 2003~2399MHz, | -35 | | | | Blocker Power (dBm) | Wanted signal level=-67dBm | -35 | | | | Blocker Fower (dBill) | 2484~2997MHz, | -35 | | | | | Wanted signal level=-67dBm | -35 | | | | | 3000MHz∼12.75GHz, | -30 | | | | | Wanted signal level=-67dBm | -30 | | | | Max PER Report Integrity | Wanted signal:-30dBm | | 50% | | | Max Intermodulation level | Wanted signal(f0):-64dBm | | | | | (dBm) | Worst intermodulation level@2f1-f2=f0, | -50 | | | | | f1-f2 =nMHz, n=3,4,5 | | | | Note1: Do not include spur channel; Note2: Depend on PCB design and registers setting. ITON Technology Corp. Page 8 of 13 #### 3) Transmitter RF Specifications | Parameter | Condition | Min. | Тур. | Max. | |------------------------------------|-----------------------|------|--------|------| | Maximum Output Power (dBm) | - | - | - | 8 | | Adjacent Channel Power Ratio | +2MHz | - | - | -20 | | (dBm) | -2MHz | - | - | -20 | | | ≥+3MHz | - | - | -30 | | | ≤-3MHz | - | - | -30 | | Modulation Characteristics | ∆ f1avg (kHz) | - | 250 | - | | | ∆ f2max (kHz) | 185 | - | - | | | ∆ f2max | - | 100 | - | | | ∆ f2maxPassRate(%) | - | 0.88 | - | | Carrier Frequency Offset and Drift | Average Fn (kHz) | _ | 12.5 | - | | | Drift Rate (kHz/50us) | - | 10 | - | | | Avg Rate (kHz/50us) | - | 10 | - | | | Max Rate (kHz/50us) | - | 10 | - | | Output Power of Second | | | -50 | | | Harmonic (dBm) | - | | (note) | - | | Output Power of Third Harmonic | | | -50 | | | (dBm) | - | _ | (note) | _ | Note: Tested by EVB with RF PI network. # 4. Application, Implementation, and Layout ## 4.1 Application Diagram Figure 3. Application Block Diagram of RB8762-25 ITON Technology Corp. Page 9 of 13 # **4.2 Typical Application Circuit** Figure 4. Mesh LED Schematic of RB8762-25 ITON Technology Corp. Page 10 of 13 #### 4.3 Layout Guideline - 1. Keep RF traces with 50 Ohm impedance. - 2. The antenna needs to have enough clearance area. - 3. The filter capacitor should be as close as possible to the module. - 4. Do not place strong interference lines under the module. - 5. RF interface selection: Printed PCB antenna or RF PAD A>:Printed PCB antenna: R1 NC/ R2 0R B>:RF PAD: R1 0R/ R2 NC Figure 5. RF Interface Selection ## 5. Mechanical and Package #### **5.1 Mechanical Dimension** PCB thickness: 0.8mm . Module thickness 2.3mm $\pm$ 0.3mm Figure 6. Mechanical Dimension of RB8762-25 Note: Unit is mm. Size tolerance: $\pm 0.13$ mm. ITON Technology Corp. Page 11 of 13 ## **5.2 Recommended PCB Footprint** Figure 7. Recommended PCB Footprint of RB8762-25 ## 5.3 Package Information Figure 8. Brief Packaging Process of RB8762-25 Modules ITON Technology Corp. Page 12 of 13 #### 6. Thermal Reflow Referred to IPC/JEDEC standard. Peak temperature: <250°C Number of times: 6≤2 Figure 9. Recommended Reflow for Lead Free Solder Note: The module is recommended not to go through reflow oven twice. # 7. Ordering Information | Part NO. | Working Voltage | Antenna | Shielding Cover | Remark | |------------|--------------------------------------|---------|-----------------|--------------------| | RB8762-25 | VDDIO:1.8V~3.3V<br>VDD_BAT:1.8V~3.3V | PCB ANT | Included | Normal temperature | | RB8762-25P | VDDIO:1.8V~3.3V<br>VDD_BAT:1.8V~3.3V | PCB ANT | Included | High temperature | ## 8. Revision History | Version | Change Content | Reviser | Date | |---------|--------------------------------|--------------|------------| | V0.1 | Initial version | Yongwu Zhong | 2020.03.05 | | V1.0 | Revised the content and format | Yongwu Zhong | 2020.04.16 | | V1.1 | Added RF test data | Yongwu Zhong | 2020.05.08 | | V1.2 | Corrected errors | Yongwu Zhong | 2020.05.11 | | V1.3 | Updated ordering information | Yongwu Zhong | 2020.06.15 | ITON Technology Corp. Page 13 of 13